# DS90C3201,DS90C3202,DS90C363B,DS90C365A, DS90C383B,DS90C385A,DS90C387,DS90C387A, DS90C387R,DS90CF363B,DS90CF364, DS90CF364A,DS90CF366,DS90CF383B, DS90CF384,DS90CF384A,DS90CF384AQ, DS90CF386,DS90CF388,DS90CF388A,DS90CF564

Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for

Interoperability with FPD-Link



Literature Number: SNLA014

# **LVDS** Display Interface (LDI) TFT Data Mapping for Interoperability with **FPD-Link**



# HOW TO READ THE TABLES

| (LD<br>Inte                                                                                                                                                                                                                                     | ) TF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T Dat<br>rabili                                    | Interfa<br>a Map<br>ty with                                                                                                                       | oing f                                                                                          |                                                                                                | Appli<br>Micha                                       | nal Semic<br>cation Not<br>ael Hinh<br>ember 199                                                                                                                                                                          | e 1127                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                           | R                                                                                                                                                                                                                             |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| The pu<br>mappin<br>play into<br>or 24-b<br>used, s<br>plicatio<br>cant bii<br>Only th<br>18-bit F<br>LVDS of<br>24-bit a<br>The tab<br>LVDS of<br>cations<br>noted fib<br>bit). VC<br>G0. This<br>definition<br>This coll<br>bit map<br>LVDS t | <b>TRODUCTION</b><br>e purpose of this application note is to provide the data<br>apping to ensure interoperability between the LVDS dis-<br>ay interface (DS90C387/DS90CF388 chipset) and 18-bit<br>24-bit FPD-Link devices. This data mapping must be<br>ed, so that the most significant bits (MSB) for an 18-bit ap-<br>cation are mapped exactly the same as the most signifi-<br>nt bits in the 24-bit application from the VGA controllers.<br>Ny three LVDS serialized data lines are required for an<br>-bit FPD-Link application while a 24-bit application uses 4<br>DS data lines. The additional least significant bits in the<br>-bit application are mapped to the 4th LVDS data line.<br>e tables below show the connections needed when using<br>DS chipsets (LDI or FPD-Link) for flat panel display appli-<br>tions. Starting from the left, the outputs of the VGA are<br>ted from LSB (less significant bit) to MSB (most significant<br>). VGA controllers typically name the LSB as R0, B0, and<br>0. The MSB remains the same from the VGA controller pin<br>finition, but 24-bit and 18-bit color are named differently.<br>is confuses the connections needed, so careful review of<br>a following tables is recommended to ensure correct color<br>mapping.<br>DS transmitters are available for 18-bit (i.e., DS90C365),<br>-bit (i.e., DS90C385) and 24/48-bit (i.e., DS90C387) appli- |                                                    |                                                                                                                                                   |                                                                                                 |                                                                                                |                                                      | s to the trassignal pos<br>lso availal<br>(CF384A)<br>ample the s<br>bit informa<br>from an<br>ges the na<br>dded. Addi<br><b>TO REAL</b><br>ables are<br>dA contro<br>put data p<br>aplicatic<br>ng on the<br>g single p | Insmitter wittions are a ble in 18-b and 48-bit to serial LVDS attion at the serial LVDS attion at the 18-bit to me of coloring R0 and <b>D THE TAB</b> read from the least sellers. These ins of the to must be transmitter a mirror in DS90C38 pixel, dual ine the mo | rill be seriali<br>always the s<br>it (i.e., DS90<br>(i.e., DS90<br>(i.e., DS90<br>S data lines -<br>b LVDS pixe<br>a 24-bit R<br>or bits since<br>R1 pushes t<br>BLES<br>left to right.<br>significant bits<br>e signals sh<br>ransmitters<br>e connected<br>being used)<br>nages of the<br>7/DS90CF3<br>pixel, or s | s are differen<br>zed, so that t<br>ame. LVDS<br>10C364A), 24<br>CF388). Thes<br>and output th<br>I clock rate.<br>GB mode, -<br>two or more<br>he MSB bit fr<br>From the left<br>t (LSB) as du<br>tould be com<br>(i.e., color bit<br>to Txin0 or<br>. The output s<br>e input signa<br>38 are capab<br>ingle-in/dual-<br>d, and then re | the LVDS<br>receivers<br>4-bit (i.e.,<br>se receiv-<br>e parallel<br>the VGA<br>LSB bits<br>rom R5 to<br>t, the R0,<br>efined by<br>nected to<br>c R0 in an<br>R10 de-<br>signals of<br>als to the<br>le of sup-<br>out pixel |  |  |
|                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                    |                                                                                                                                                   | 1. Single F                                                                                     | •                                                                                              | er Clock Input Application Receiver Output TFT Panel |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                               |  |  |
| VGA-                                                                                                                                                                                                                                            | - TFT Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a Signal                                           | 110                                                                                                                                               | Data Pin                                                                                        | iput                                                                                           | Data Pin                                             |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                       | Data Signal                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                               |  |  |
|                                                                                                                                                                                                                                                 | 24-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18-bit                                             | 24-bit Tx<br>(C385)                                                                                                                               | 18-bit<br>Tx<br>(C365)                                                                          | 48-bit<br>Tx                                                                                   |                                                      | 24-bit<br>Rx                                                                                                                                                                                                              | 18-bit<br>Rx                                                                                                                                                                                                                                                            | 48-bit<br>Rx                                                                                                                                                                                                                                                                                                          | 18-bit                                                                                                                                                                                                                                                                                                                                    | 24 64                                                                                                                                                                                                                         |  |  |
|                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                    | (0365)                                                                                                                                            | (0305)                                                                                          | (C387)                                                                                         |                                                      | (CF384A)                                                                                                                                                                                                                  | (CF364A)                                                                                                                                                                                                                                                                | (CF388)                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                           | 24-bit                                                                                                                                                                                                                        |  |  |
| LSB                                                                                                                                                                                                                                             | R0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    | Txin27                                                                                                                                            | (0305)                                                                                          | (C387)<br>R16                                                                                  |                                                      | (CF384A)<br>Rxout27                                                                                                                                                                                                       | (CF364A)                                                                                                                                                                                                                                                                | (CF388)<br>R16                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                           | R0                                                                                                                                                                                                                            |  |  |
| LSB                                                                                                                                                                                                                                             | R1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                    | Txin27<br>Txin5                                                                                                                                   |                                                                                                 | R16<br>R17                                                                                     |                                                      | Rxout27<br>Rxout5                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                         | R16<br>R17                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                           | R0<br>R1                                                                                                                                                                                                                      |  |  |
| LSB                                                                                                                                                                                                                                             | R1<br>R2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R0                                                 | Txin27<br>Txin5<br>Txin0                                                                                                                          | Txin0                                                                                           | R16<br>R17<br>R10                                                                              |                                                      | Rxout27<br>Rxout5<br>Rxout0                                                                                                                                                                                               | Rxout0                                                                                                                                                                                                                                                                  | R16<br>R17<br>R10                                                                                                                                                                                                                                                                                                     | R0                                                                                                                                                                                                                                                                                                                                        | R0<br>R1<br>R2                                                                                                                                                                                                                |  |  |
| LSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R1                                                 | Txin27<br>Txin5<br>Txin0<br>Txin1                                                                                                                 | Txin0<br>Txin1                                                                                  | R16<br>R17<br>R10<br>R11                                                                       |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1                                                                                                                                                                                     | Rxout0<br>Rxout1                                                                                                                                                                                                                                                        | R16<br>R17<br>R10<br>R11                                                                                                                                                                                                                                                                                              | R1                                                                                                                                                                                                                                                                                                                                        | R0<br>R1<br>R2<br>R3                                                                                                                                                                                                          |  |  |
| LSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R1<br>R2                                           | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2                                                                                                        | Txin0<br>Txin1<br>Txin2                                                                         | R16<br>R17<br>R10<br>R11<br>R11<br>R12                                                         |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2                                                                                                                                                                           | Rxout0<br>Rxout1<br>Rxout2                                                                                                                                                                                                                                              | R16<br>R17<br>R10<br>R11<br>R12                                                                                                                                                                                                                                                                                       | R1<br>R2                                                                                                                                                                                                                                                                                                                                  | R0<br>R1<br>R2<br>R3<br>R4                                                                                                                                                                                                    |  |  |
| LSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R1<br>R2<br>R3                                     | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin2<br>Txin3                                                                                      | Txin0<br>Txin1<br>Txin2<br>Txin3                                                                | R16<br>R17<br>R10<br>R11<br>R12<br>R13                                                         |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3                                                                                                                                                                 | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3                                                                                                                                                                                                                                    | R16<br>R17<br>R10<br>R11<br>R12<br>R13                                                                                                                                                                                                                                                                                | R1<br>R2<br>R3                                                                                                                                                                                                                                                                                                                            | R0<br>R1<br>R2<br>R3<br>R4<br>R5                                                                                                                                                                                              |  |  |
|                                                                                                                                                                                                                                                 | R1<br>R2<br>R3<br>R4<br>R5<br>R6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R1<br>R2<br>R3<br>R4                               | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin2<br>Txin3<br>Txin4                                                                             | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4                                                       | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14                                                  |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4                                                                                                                                                       | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4                                                                                                                                                                                                                          | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14                                                                                                                                                                                                                                                                         | R1<br>R2<br>R3<br>R4                                                                                                                                                                                                                                                                                                                      | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6                                                                                                                                                                                        |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R1<br>R2<br>R3                                     | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin3<br>Txin4<br>Txin6                                                                    | Txin0<br>Txin1<br>Txin2<br>Txin3                                                                | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15                                           |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6                                                                                                                                             | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3                                                                                                                                                                                                                                    | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15                                                                                                                                                                                                                                                                  | R1<br>R2<br>R3                                                                                                                                                                                                                                                                                                                            | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7                                                                                                                                                                                  |  |  |
|                                                                                                                                                                                                                                                 | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R1<br>R2<br>R3<br>R4                               | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin6<br>Txin10                                                                   | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4                                                       | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16                                    |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10                                                                                                                                  | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4                                                                                                                                                                                                                          | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16                                                                                                                                                                                                                                                           | R1<br>R2<br>R3<br>R4                                                                                                                                                                                                                                                                                                                      | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0                                                                                                                                                                            |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R1<br>R2<br>R3<br>R4                               | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin3<br>Txin4<br>Txin6                                                                    | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4                                                       | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15                                           |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6                                                                                                                                             | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4                                                                                                                                                                                                                          | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17                                                                                                                                                                                                                                                    | R1<br>R2<br>R3<br>R4                                                                                                                                                                                                                                                                                                                      | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7                                                                                                                                                                                  |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R1<br>R2<br>R3<br>R4<br>R5                         | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin6<br>Txin10<br>Txin11                                                         | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin5                                              | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17                             |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10<br>Rxout11                                                                                                                       | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout5                                                                                                                                                                                                                | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16                                                                                                                                                                                                                                                           | R1<br>R2<br>R3<br>R4<br>R5                                                                                                                                                                                                                                                                                                                | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1                                                                                                                                                                      |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R1<br>R2<br>R3<br>R4<br>R5<br>G0                   | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin6<br>Txin10<br>Txin11<br>Txin7                                                | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin5<br>Txin6                                     | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10                      |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10<br>Rxout11<br>Rxout7                                                                                                             | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout5<br>Rxout6                                                                                                                                                                                                      | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>G0                                                                                                                                                                                                                                                                                                          | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2                                                                                                                                                                |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1             | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin4<br>Txin6<br>Txin10<br>Txin11<br>Txin7<br>Txin8                              | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin5<br>Txin6<br>Txin7                            | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11               |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10<br>Rxout11<br>Rxout7<br>Rxout8                                                                                                   | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout5<br>Rxout6<br>Rxout7                                                                                                                                                                                            | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11                                                                                                                                                                                                                                      | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1                                                                                                                                                                                                                                                                                                    | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3                                                                                                                                                          |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3<br>G4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1<br>G2       | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin4<br>Txin6<br>Txin10<br>Txin11<br>Txin7<br>Txin8<br>Txin9                     | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin5<br>Txin6<br>Txin6<br>Txin7<br>Txin8          | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11<br>G12        |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10<br>Rxout11<br>Rxout7<br>Rxout8<br>Rxout9                                                                                         | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout5<br>Rxout6<br>Rxout7<br>Rxout8                                                                                                                                                                                  | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11<br>G12                                                                                                                                                                                                                               | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1<br>G2                                                                                                                                                                                                                                                                                              | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3<br>G4                                                                                                                                                    |  |  |
| MSB                                                                                                                                                                                                                                             | R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3<br>G4<br>G5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1<br>G2<br>G3 | Txin27<br>Txin5<br>Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin4<br>Txin6<br>Txin10<br>Txin10<br>Txin11<br>Txin7<br>Txin8<br>Txin9<br>Txin12 | Txin0<br>Txin1<br>Txin2<br>Txin3<br>Txin4<br>Txin5<br>Txin6<br>Txin6<br>Txin7<br>Txin8<br>Txin9 | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11<br>G12<br>G13 |                                                      | Rxout27<br>Rxout5<br>Rxout0<br>Rxout1<br>Rxout2<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout6<br>Rxout10<br>Rxout11<br>Rxout7<br>Rxout8<br>Rxout9<br>Rxout12                                                                    | Rxout0<br>Rxout1<br>Rxout2<br>Rxout3<br>Rxout4<br>Rxout5<br>Rxout5<br>Rxout6<br>Rxout7<br>Rxout8<br>Rxout9                                                                                                                                                              | R16<br>R17<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>G16<br>G17<br>G10<br>G11<br>G12<br>G13                                                                                                                                                                                                                        | R1<br>R2<br>R3<br>R4<br>R5<br>G0<br>G1<br>G2<br>G3                                                                                                                                                                                                                                                                                        | R0<br>R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>G0<br>G1<br>G2<br>G3<br>G4<br>G5                                                                                                                                              |  |  |

## TABLE 1 Single Pixel per Clock Input Application

| VGA—TFT Data Signal |        |        | Transmitter Input<br>Data Pin |                        |                        |  | Receiver Output<br>Data Pin |                          |                         | TFT Panel<br>Data Signal |        |        |
|---------------------|--------|--------|-------------------------------|------------------------|------------------------|--|-----------------------------|--------------------------|-------------------------|--------------------------|--------|--------|
|                     | 24-bit | 18-bit | 24-bit Tx<br>(C385)           | 18-bit<br>Tx<br>(C365) | 48-bit<br>Tx<br>(C387) |  | 24-bit<br>Rx<br>(CF384A)    | 18-bit<br>Rx<br>(CF364A) | 48-bit<br>Rx<br>(CF388) |                          | 18-bit | 24-bit |
| LSB                 | B0     |        | Txin16                        |                        | B16                    |  | Rxout16                     |                          | B16                     |                          |        | B0     |
|                     | B1     |        | Txin17                        |                        | B17                    |  | Rxout17                     |                          | B17                     |                          |        | B1     |
|                     | B2     | B0     | Txin15                        | Txin12                 | B10                    |  | Rxout15                     | Rxout12                  | B10                     |                          | B0     | B2     |
|                     | B3     | B1     | Txin18                        | Txin13                 | B11                    |  | Rxout18                     | Rxout13                  | B11                     |                          | B1     | B3     |
|                     | B4     | B2     | Txin19                        | Txin14                 | B12                    |  | Rxout19                     | Rxout14                  | B12                     |                          | B2     | B4     |
|                     | B5     | B3     | Txin20                        | Txin15                 | B13                    |  | Rxout20                     | Rxout15                  | B13                     |                          | B3     | B5     |
|                     | B6     | B4     | Txin21                        | Txin16                 | B14                    |  | Rxout21                     | Rxout16                  | B14                     |                          | B4     | B6     |
| MSB                 | B7     | B5     | Txin22                        | Txin17                 | B15                    |  | Rxout22                     | Rxout17                  | B15                     |                          | B5     | B7     |

In a single pixel application, the 48-bit Tx and Rx should be set for single pixel mode (DUAL=low). This disables half the inputs and outputs signals reducing the power dissipation of the chipset.

| VGA—TFT Data Signal |        |        | Tra                     | nsmitter In<br>Data Pin | iput                    | Re                        | ceiver Out<br>Data Pin    | out                      | TFT Panel<br>Data Signal |        |        |
|---------------------|--------|--------|-------------------------|-------------------------|-------------------------|---------------------------|---------------------------|--------------------------|--------------------------|--------|--------|
|                     | 48-bit | 36-bit | 24-bit<br>2Tx<br>(C385) | 18-bit<br>2Tx<br>(C365) | 48-bit<br>1Tx<br>(C387) | 24-bit<br>2Rx<br>(CF384A) | 18-bit<br>2Rx<br>(CF364A) | 48-bit<br>1Rx<br>(CF388) |                          | 36-bit | 48-bit |
| LSB                 | RO0    |        | Txin27                  |                         | R16                     | Rxout27                   | . ,                       | R16                      |                          |        | RO0    |
|                     | RO1    |        | Txin5                   |                         | R17                     | Rxout5                    |                           | R17                      |                          |        | RO1    |
|                     | RO2    | RO0    | Txin0                   | Txin0                   | R10                     | Rxout0                    | Rxout0                    | R10                      |                          | RO0    | RO2    |
|                     | RO3    | RO1    | Txin1                   | Txin1                   | R11                     | Rxout1                    | Rxout1                    | R11                      |                          | RO1    | RO3    |
|                     | RO4    | RO2    | Txin2                   | Txin2                   | R12                     | Rxout2                    | Rxout2                    | R12                      |                          | RO2    | RO4    |
|                     | RO5    | RO3    | Txin3                   | Txin3                   | R13                     | Rxout3                    | Rxout3                    | R13                      |                          | RO3    | RO5    |
|                     | RO6    | RO4    | Txin4                   | Txin4                   | R14                     | Rxout4                    | Rxout4                    | R14                      |                          | RO4    | RO6    |
| MSB                 | RO7    | RO5    | Txin6                   | Txin5                   | R15                     | Rxout6                    | Rxout5                    | R15                      |                          | RO5    | RO7    |
| LSB                 | GO0    |        | Txin10                  |                         | G16                     | Rxout10                   |                           | G16                      |                          |        | GO0    |
|                     | GO1    |        | Txin11                  |                         | G17                     | Rxout11                   |                           | G17                      |                          |        | GO1    |
|                     | GO2    | GO0    | Txin7                   | Txin6                   | G10                     | Rxout7                    | Rxout6                    | G10                      |                          | GO0    | GO2    |
|                     | GO3    | GO1    | Txin8                   | Txin7                   | G11                     | Rxout8                    | Rxout7                    | G11                      |                          | GO1    | GO3    |
|                     | GO4    | GO2    | Txin9                   | Txin8                   | G12                     | Rxout9                    | Rxout8                    | G12                      |                          | GO2    | GO4    |
|                     | GO5    | GO3    | Txin12                  | Txin9                   | G13                     | Rxout12                   | Rxout9                    | G13                      |                          | GO3    | GO5    |
|                     | GO6    | GO4    | Txin13                  | Txin10                  | G14                     | Rxout13                   | Rxout10                   | G14                      |                          | GO4    | GO6    |
| MSB                 | GO7    | GO5    | Txin14                  | Txin11                  | G15                     | Rxout14                   | Rxout11                   | G15                      |                          | GO5    | G07    |
| LSB                 | BO0    |        | Txin16                  |                         | B16                     | Rxout16                   |                           | B16                      |                          |        | BO0    |
|                     | BO1    |        | Txin17                  |                         | B17                     | Rxout17                   |                           | B17                      |                          |        | BO1    |
|                     | BO2    | BO0    | Txin15                  | Txin12                  | B10                     | Rxout15                   | Rxout12                   | B10                      |                          | BO0    | BO2    |
|                     | BO3    | BO1    | Txin18                  | Txin13                  | B11                     | Rxout18                   | Rxout13                   | B11                      |                          | BO1    | BO3    |
|                     | BO4    | BO2    | Txin19                  | Txin14                  | B12                     | Rxout19                   | Rxout14                   | B12                      |                          | BO2    | BO4    |
|                     | BO5    | BO3    | Txin20                  | Txin15                  | B13                     | Rxout20                   | Rxout15                   | B13                      |                          | BO3    | BO5    |
|                     | BO6    | BO4    | Txin21                  | Txin16                  | B14                     | Rxout21                   | Rxout16                   | B14                      |                          | BO4    | BO6    |
| MSB                 | BO7    | BO5    | Txin22                  | Txin17                  | B15                     | Rxout22                   | Rxout17                   | B15                      |                          | BO5    | BO7    |

# TABLE 2. Dual Pixel per Clock Input Application

www.national.com

. .

| VGA- | -TFT Data | Signal | Tra                     | nsmitter In<br>Data Pin | put                     | Re                        | ceiver Out<br>Data Pin    | put                      |        | Panel<br>Signal |
|------|-----------|--------|-------------------------|-------------------------|-------------------------|---------------------------|---------------------------|--------------------------|--------|-----------------|
|      | 48-bit    | 36-bit | 24-bit<br>2Tx<br>(C385) | 18-bit<br>2Tx<br>(C365) | 48-bit<br>1Tx<br>(C387) | 24-bit<br>2Rx<br>(CF384A) | 18-bit<br>2Rx<br>(CF364A) | 48-bit<br>1Rx<br>(CF388) | 36-bit | 48-bit          |
| LSB  | RE0       |        | Txin27                  |                         | R26                     | Rxout27                   |                           | R26                      |        | RE0             |
|      | RE1       |        | Txin5                   |                         | R27                     | Rxout5                    |                           | R27                      |        | RE1             |
|      | RE2       | RE0    | Txin0                   | Txin0                   | R20                     | Rxout0                    | Rxout0                    | R20                      | RE0    | RE2             |
|      | RE3       | RE1    | Txin1                   | Txin1                   | R21                     | Rxout1                    | Rxout1                    | R21                      | RE1    | RE3             |
|      | RE4       | RE2    | Txin2                   | Txin2                   | R22                     | Rxout2                    | Rxout2                    | R22                      | RE2    | RE4             |
|      | RE5       | RE3    | Txin3                   | Txin3                   | R23                     | Rxout3                    | Rxout3                    | R23                      | RE3    | RE5             |
|      | RE6       | RE4    | Txin4                   | Txin4                   | R24                     | Rxout4                    | Rxout4                    | R24                      | RE4    | RE6             |
| MSB  | RE7       | RE5    | Txin6                   | Txin5                   | R25                     | Rxout6                    | Rxout5                    | R25                      | RE5    | RE7             |
| LSB  | GE0       |        | Txin10                  |                         | G26                     | Rxout10                   |                           | G26                      |        | GE0             |
|      | GE1       |        | Txin11                  |                         | G27                     | Rxout11                   |                           | G27                      |        | GE1             |
|      | GE2       | GE0    | Txin7                   | Txin6                   | G20                     | Rxout7                    | Rxout6                    | G20                      | GE0    | GE2             |
|      | GE3       | GE1    | Txin8                   | Txin7                   | G21                     | Rxout8                    | Rxout7                    | G21                      | GE1    | GE3             |
|      | GE4       | GE2    | Txin9                   | Txin8                   | G22                     | Rxout9                    | Rxout8                    | G22                      | GE2    | GE4             |
|      | GE5       | GE3    | Txin12                  | Txin9                   | G23                     | Rxout12                   | Rxout9                    | G23                      | GE3    | GE5             |
|      | GE6       | GE4    | Txin13                  | Txin10                  | G24                     | Rxout13                   | Rxout10                   | G24                      | GE4    | GE6             |
| MSB  | GE7       | GE5    | Txin14                  | Txin11                  | G25                     | Rxout14                   | Rxout11                   | G25                      | GE5    | GE7             |
| LSB  | BE0       |        | Txin16                  |                         | B26                     | Rxout16                   |                           | B26                      |        | BE0             |
|      | BE1       |        | Txin17                  |                         | B27                     | Rxout17                   |                           | B27                      |        | BE1             |
|      | BE2       | BE0    | Txin15                  | Txin12                  | B20                     | Rxout15                   | Rxout12                   | B20                      | BE0    | BE2             |
|      | BE3       | BE1    | Txin18                  | Txin13                  | B21                     | Rxout18                   | Rxout13                   | B21                      | BE1    | BE3             |
|      | BE4       | BE2    | Txin19                  | Txin14                  | B22                     | Rxout19                   | Rxout14                   | B22                      | BE2    | BE4             |
|      | BE5       | BE3    | Txin20                  | Txin15                  | B23                     | Rxout20                   | Rxout15                   | B23                      | BE3    | BE5             |
|      | BE6       | BE4    | Txin21                  | Txin16                  | B24                     | Rxout21                   | Rxout16                   | B24                      | BE4    | BE6             |
| MSB  | BE7       | BE5    | Txin22                  | Txin17                  | B25                     | Rxout22                   | Rxout17                   | B25                      | BE5    | BE7             |

Note: O = Odd (First) Pixel, E = Even (Second) Pixel

The color mapping recommended for a dual pixel application requires 2 FPD-Link transmitters and/or receivers for 24-bit or 18-bit applications or 1 LDI chipset. The table does not show the DS90C387 (48-bit) transmitter's output. The DS90C387 provides 2 LVDS output clocks to support two 24-bit or two 18-bit FPD-Link receivers.

www.national.com

| VGA- | - TFT Data | Signal | Input Data Pin    | Output Data Pin    |        | TFT Panel<br>Data Signal |  |  |
|------|------------|--------|-------------------|--------------------|--------|--------------------------|--|--|
|      | 24-bit     | 18-bit | 48-bit 1Tx (C387) | 48-bit 1Rx (CF388) | 36-bit | 48-bi                    |  |  |
| LSB  | R0         |        | R16               | R16                |        | ROC                      |  |  |
|      | R1         |        | R17               | R17                |        | RO1                      |  |  |
|      | R2         | R0     | R10               | R10                | RO0    | RO2                      |  |  |
|      | R3         | R1     | R11               | R11                | RO1    | RO                       |  |  |
|      | R4         | R2     | R12               | R12                | RO2    | RO                       |  |  |
|      | R5         | R3     | R13               | R13                | RO3    | RO                       |  |  |
|      | R6         | R4     | R14               | R14                | RO4    | RO                       |  |  |
| MSB  | R7         | R5     | R15               | R15                | RO5    | RO                       |  |  |
| LSB  | G0         |        | G16               | G16                |        | GO                       |  |  |
|      | G1         |        | G17               | G17                |        | GO                       |  |  |
|      | G2         | G0     | G10               | G10                | GO0    | GO                       |  |  |
|      | G3         | G1     | G11               | G11                | GO1    | GO                       |  |  |
|      | G4         | G2     | G12               | G12                | GO2    | GO                       |  |  |
|      | G5         | G3     | G13               | G13                | GO3    | GO                       |  |  |
|      | G6         | G4     | G14               | G14                | GO4    | GO                       |  |  |
| MSB  | G7         | G5     | G15               | G15                | GO5    | GO                       |  |  |
| LSB  | B0         |        | B16               | B16                |        | BO                       |  |  |
|      | B1         |        | B17               | B17                |        | во                       |  |  |
|      | B2         | B0     | B10               | B10                | BO0    | BO                       |  |  |
|      | B3         | B1     | B11               | B11                | BO1    | BO                       |  |  |
|      | B4         | B2     | B12               | B12                | BO2    | BO                       |  |  |
|      | B5         | B3     | B13               | B13                | BO3    | BO                       |  |  |
|      | B6         | B4     | B14               | B14                | BO4    | BO                       |  |  |
| MSB  | B7         | B5     | B15               | B15                | BO5    | BO                       |  |  |
| LSB  |            |        | R16               | R26                |        | RE                       |  |  |
|      |            |        | R17               | R27                |        | RE                       |  |  |
|      |            |        | R10               | R20                | RE0    | RE                       |  |  |
|      |            |        | R11               | R21                | RE1    | RE                       |  |  |
|      |            |        | R12               | R22                | RE2    | RE                       |  |  |
|      |            |        | R13               | R23                | RE3    | RE                       |  |  |
|      |            |        | R14               | R24                | RE4    | RE                       |  |  |
| MSB  |            |        | R15               | R25                | RE5    | RE                       |  |  |
| LSB  |            |        | G16               | G26                |        | GE                       |  |  |
|      |            |        | G17               | G27                |        | GE                       |  |  |
|      |            |        | G10               | G20                | GE0    | GE                       |  |  |
|      |            |        | G11               | G21                | GE1    | GE                       |  |  |
|      |            |        | G12               | G22                | GE2    | GE                       |  |  |
|      |            |        | G13               | G23                | GE3    | GE                       |  |  |
|      |            |        | G14               | G24                | GE4    | GE                       |  |  |
| MSB  |            |        | G15               | G25                | GE5    | GE                       |  |  |

www.national.com

4

| VGA- | GA—TFT Data Signal |        | - TFT Data Signal Input Data Pin |                    | Output Data Pin | TFT Panel<br>Data Signal |  |  |
|------|--------------------|--------|----------------------------------|--------------------|-----------------|--------------------------|--|--|
|      | 24-bit             | 18-bit | 48-bit 1Tx (C387)                | 48-bit 1Rx (CF388) | 36-bit          | 48-bit                   |  |  |
| LSB  |                    |        | B16                              | B26                |                 | BE0                      |  |  |
|      |                    |        | B17                              | B27                |                 | BE1                      |  |  |
|      |                    |        | B10                              | B20                | BE0             | BE2                      |  |  |
|      |                    |        | B11                              | B21                | BE1             | BE3                      |  |  |
|      |                    |        | B12                              | B22                | BE2             | BE4                      |  |  |
|      |                    |        | B13                              | B23                | BE3             | BE5                      |  |  |
|      |                    |        | B14                              | B24                | BE4             | BE6                      |  |  |
| MSB  |                    |        | B15                              | B25                | BE5             | BE7                      |  |  |

*Table 3* shows how the input signals (single pixel) are split into odd (first) and even (second) pixels (dual pixels). This is only supported with an even number of cycles during blanking (blanking occurs when DE = low). A single input is split into odd and even pixel data starting with the odd (first) pixel outputs (A0-A3). The next pixel goes to the even pixel outputs (A4-A7). The splitting of the data signal also starts with DE (data enable) transitioning from logic low to high indicating active data. Under this condition the 'R FDE' pin must be set high.

#### TABLE 4. TFT Control Data Signal and CLK

| VGA — TFT      | A — TFT Input Data Pin |                     |                     |  |                       | utput Data Pi         | TFT Panel Data Signa |           |           |
|----------------|------------------------|---------------------|---------------------|--|-----------------------|-----------------------|----------------------|-----------|-----------|
| Data<br>Signal | 24-bit Tx<br>(C385)    | 18-bit Tx<br>(C365) | 48-bit Tx<br>(C387) |  | 24-bit Rx<br>(CF384A) | 18-bit Rx<br>(CF364A) | 48-bit Rx<br>(CF388) | 18/36-bit | 24/48-bit |
| HSYNC          | Txin24                 | Txin18              | HSYNC               |  | Rxout24               | Rxout18               | HSYNC                | HSYNC     |           |
| VSYNC          | Txin25                 | Txin19              | VSYNC               |  | Rxout25               | Rxout19               | VSYNC                | VSYNC     |           |
| DEN            | Txin26                 | Txin20              | DE                  |  | Rxout26               | Rxout20               | DE                   | DEN       |           |
| CLK            | TxCLKin                | TxCLKin             | CLKIN               |  | TxCLKout              | TxCLKout              | CLKOUT               | CLK       |           |

In the backward compatible (LDI) mode and for FPD-Link, control signals (DE, HYSNC, and VSYNC) are sent as regular data bits. *Table 4* above shows the mapping of the control signals for FPD-Link and LDI chipsets.

#### CONCLUSION

Using the recommended color mapping, interoperability is obtained between FPD-Link devices and the LDI chipset. It is also possible to directly interface a 24-bit VGA to an 18-bit panel as the additional LSB color bits are mapped to separate LVDS data lines. The LDI chipset supports two basic modes of operation. The first is a backward compatible mode, which supports the direct connection with FPD-Link devices as described above. The other mode, supports additional features that enhance cable drive capability of the transmitter by adding DC Balancing the data lines and also by providing, pre-emphasis and a cable de-skew operation. This new "LDI" mode is described in the DS90C387/DS90CF388 datasheet.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor<br>Corporation | National Semiconductor<br>Europe     | National Semiconductor<br>Asia Pacific Customer | National Semiconductor<br>Japan Ltd. |  |  |
|---------------------------------------|--------------------------------------|-------------------------------------------------|--------------------------------------|--|--|
| Americas                              | Fax: +49 (0) 1 80-530 85 86          | Response Group                                  | Tel: 81-3-5639-7560                  |  |  |
| Tel: 1-800-272-9959                   | Email: europe.support@nsc.com        | Tel: 65-2544466                                 | Fax: 81-3-5639-7507                  |  |  |
| Fax: 1-800-737-7018                   | Deutsch Tel: +49 (0) 1 80-530 85 85  | Fax: 65-2504466                                 |                                      |  |  |
| Email: support@nsc.com                | English Tel: +49 (0) 1 80-532 78 32  | Email: sea.support@nsc.com                      |                                      |  |  |
|                                       | Français Tel: +49 (0) 1 80-532 93 58 |                                                 |                                      |  |  |
| www.national.com                      | Italiano Tel: +49 (0) 1 80-534 16 80 |                                                 |                                      |  |  |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

# **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Communications and Telecom    | www.ti.com/communications         |
| Amplifiers             | amplifier.ti.com                | Computers and Peripherals     | www.ti.com/computers              |
| Data Converters        | dataconverter.ti.com            | Consumer Electronics          | www.ti.com/consumer-apps          |
| DLP® Products          | www.dlp.com                     | Energy and Lighting           | www.ti.com/energy                 |
| DSP                    | dsp.ti.com                      | Industrial                    | www.ti.com/industrial             |
| Clocks and Timers      | www.ti.com/clocks               | Medical                       | www.ti.com/medical                |
| Interface              | interface.ti.com                | Security                      | www.ti.com/security               |
| Logic                  | logic.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Power Mgmt             | power.ti.com                    | Transportation and Automotive | www.ti.com/automotive             |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 |                               |                                   |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |
|                        |                                 | u Hama Dawa                   | a O a Al a a m                    |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated