# 512K × 8 CMOS FLASH MEMORY #### GENERAL DESCRIPTION The W29C040 is a 4-megabit, 5-volt only CMOS page mode Flash Memory organized as $512K \times 8$ bits. The device can be written (erased and programmed) in-system with a standard 5V power supply. A 12-volt VPP is not required. The unique cell architecture of the W29C040 results in fast write (erase/program) operations with extremely low current consumption (compared to other comparable 5-volt flash memory products.) The device can also be erased and programmed by using standard EPROM programmers. #### **FEATURES** - Single 5-volt write (erase and program) operations - · Fast page-write operations - 256 bytes per page - Page write (erase/program) cycle: 5 mS (typ.) - Effective byte-write (erase/program) cycle time: 19.5 μS - Optional software-protected data write - Fast chip-erase operation: 50 mS - Two 16 KB boot blocks with lockout - Typical page write (erase/program) cycles: 10K (typ.) - Read access time: 70/90 nS - · Ten-year data retention - Software and hardware data protection - · Low power consumption - Active current: 25 mA (typ.) - Standby current: 20 μA (typ.) - Automatic write (erase/program) timing with internal VPP generation - End of write (erase/program) detection - Toggle bit - Data polling - · Latched address and data - · All inputs and outputs directly TTL compatible - · JEDEC standard byte-wide pinouts - Available packages: 32-pin 600 mil DIP ,TSOP and PLCC ### **PIN CONFIGURATIONS** ### **BLOCK DIAGRAM** ## **PIN DESCRIPTION** | SYMBOL | PIN NAME | |---------|---------------------| | A0-A18 | Address Inputs | | DQ0-DQ7 | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | VDD | Power Supply | | Vss | Ground | #### **FUNCTIONAL DESCRIPTION** #### **Read Mode** The read operation of the W29C040 is controlled by $\overline{CE}$ and $\overline{OE}$ , both Chip of which have to be low for the host to obtain data from the outputs. $\overline{CE}$ is used for device selection. When $\overline{CE}$ is high, the chip is de-selected and only standby power will be consumed. $\overline{OE}$ is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either $\overline{CE}$ or $\overline{OE}$ is high. Refer to the read cycle timing waveforms for further details. ### **Page Write Mode** The W29C040 is written (erased/programmed) on a page basis. Every page contains 256 bytes of data. If a byte of data within a page is to be changed, data for the entire page must be loaded into the device. Any byte that is not loaded will be erased to "FF hex" during the write operation of the page. The write operation is initiated by forcing CE and WE low and OE high. The write procedure consists of two steps. Step 1 is the byte-load cycle, in which the host writes to the page buffer of the device. Step 2 is an internal write (erase/program) cycle, during which the data in the page buffers are simultaneously written into the memory array for non-volatile storage. During the byte-load cycle, the addresses are latched by the falling edge of either CE or WE, whichever occurs last. The data are latched by the rising edge of either $\overline{\text{CE}}$ or $\overline{\text{WE}}$ , whichever occurs first. If the host loads a second byte into the page buffer within a byte-load cycle time (TBLC) of 200 $\mu$ S after the initial byte-load cycle, the W29C040 will stay in the page load cycle. Additional bytes can then be loaded consecutively. The page load cycle will be terminated and the internal write (erase/program) cycle will start if no additional byte is loaded into the page buffer. A8 to A18 specify the page address. All bytes that are loaded into the page buffer must have the same page address. A0 to A7 specify the byte address within the page. The bytes may be loaded in any order; sequential loading is not required. In the internal write cycle, all data in the page buffers, i.e., 256 bytes of data, are written simultaneously into the memory array. The typical write (erase/program) time is 5 mS. The entire memory array can be written in 10.4 seconds. Before the completion of the internal write cycle, the host is free to perform other tasks such as fetching data from other locations in the system to prepare to write the next page. #### Software-protected Data Write The device provides a JEDEC-approved optional software-protected data write. Once this scheme is enabled, any write operation requires a three-byte command sequence (with specific data to a specific address) to be performed before the data load operation. The three-byte load command sequence begins the page load cycle, without which the write operation will not be activated. This write scheme provides optimal protection against inadvertent write cycles, such as cycles triggered by noise during system power-up and power-down. The W29C040 is shipped with the software data protection enabled. To enable the software data protection scheme, perform the three-byte command cycle at the beginning of a page load cycle. The device will then enter the software data protection mode, and any subsequent write operation must be preceded by the three-byte command sequence cycle. Once enabled, the software data protection will remain enabled unless the disable commands are issued. A power transition will not reset the software data protection feature. To reset the device to unprotected mode, a six-byte command sequence is required. For information about specific codes, see the Command Codes for Software Data Protection in the Table of Operating Modes. For information about timing waveforms, see the timing diagrams below. #### **Hardware Data Protection** The integrity of the data stored in the W29C040 is also hardware protected in the following ways: - (1) Noise/Glitch Protection: A WE pulse of less than 15 nS in duration will not initiate a write cycle. - (2) VDD Power Up/Down Detection: The write operation is inhibited when VDD is less than 2.5V. - (3) Write Inhibit Mode: Forcing OE low, CE high, or WE high will inhibit the write operation. This prevents inadvertent writes during power-up or power-down periods. - (4) VDD power-on delay: When VDD has reach its sense level, the device will automatically time-out mS before any write (erase/program) operation. #### **Chip Erase Modes** The entire device can be erased by using a six-byte software command code. See the Software Chip Erase Timing Diagram. #### **Boot Block Operation** There are two boot blocks (16K bytes each) in this device, which can be used to store boot code. One of them is located in the first 16K bytes and the other is located in the last 16K bytes of the memory. The first 16K or last 16K of the memory can be set as a boot block by using a seven-byte command sequence. See Command Codes for Boot Block Lockout Enable for the specific code. Once this feature is set the data for the designated block cannot be erased or programmed (programming lockout); other memory locations can be changed by a regular programming method. Once the boot block programming lockout feature is activated, the chip erase function will be disabled. In order to detect whether the boot block feature is set on the two 16K blocks, users can perform a six-byte command sequence: enter the product identification mode (see Command Codes for Identification/Boot Block Lockout Detection for specific code), and then read from address "00002 hex" (for the first 16K bytes) or "7FFF2 hex" (for the last 16K bytes). If the output data is "FF hex," the boot block programming lockout feature is activated; if the output data is "FE hex," the lockout feature is inactivated and the block can be programmed. To return to normal operation, perform a three-byte command sequence to exit the identification mode. For the specific code, see Command Codes for Identification/Boot Block Lockout Detection. #### Data Polling (DQ7)- Write Status Detection The W29C040 includes a data polling feature to indicate the end of a write cycle. When the W29C040 is in the internal write cycle, any attempt to read DQ7 of the last byte loaded during the page/byte-load cycle will receive the complement of the true data. Once the write cycle is completed. DQ7 will show the true data. See the DATA Polling Timing Diagram. ### Toggle Bit (DQ6)- Write Status Detection In addition to data polling, the W29C040 provides another method for determining the end of a write cycle. During the internal write cycle, any consecutive attempts to read DQ6 will produce alternating 0's and 1's. When the write cycle is completed, this toggling between 0's and 1's will stop. The device is then ready for the next operation. See Toggle Bit Timing Diagram. #### **Product Identification** The product ID operation outputs the manufacturer code and device code. Programming equipment automatically matches the device with its proper erase and programming algorithms. The manufacturer and device codes can be accessed by software or hardware operation. In the software access mode, a six-byte command sequence can be used to access the product ID. A read from address "00000 hex" outputs the manufacturer code "DA hex." A read from address "00001 hex" outputs the device code "46 hex." The product ID operation can be terminated by a three-byte command sequence. In the hardware access mode, access to the product ID is activated by forcing $\overline{CE}$ and $\overline{OE}$ low, $\overline{WE}$ high, and raising A9 to 12 volts. #### TABLE OF OPERATING MODES ### **Operating Mode Selection** Operating Range: 0 to 70 $^{\circ}$ C (Ambient Temperature), VDD = 5V $\pm$ 10%, Vss = 0V, VHH = 12V | MODE | | PINS | | | | | |----------------|-----|------|-----|-------------------------------------|----------------------------|--| | | CE | ŌE | WE | ADDRESS | DQ. | | | Read | VIL | VIL | VIH | Ain | Dout | | | Write | VIL | VIH | VIL | Ain | Din | | | Standby | VIH | Х | Х | X | High Z | | | Write Inhibit | Х | VIL | Х | Х | High Z/Dout | | | | Х | Х | VIH | Х | High Z/Dout | | | Output Disable | Х | VIH | Х | Х | High Z | | | Product ID | VIL | VIL | VIH | A0 = VIL; A1-A18 = VIL;<br>A9 = VHH | Manufacturer Code DA (Hex) | | | | VIL | VIL | VIH | A0 = VIH; A1-A18 = VIL;<br>A9 = VHH | Device Code<br>46 (Hex) | | ### **Command Codes for Software Data Protection** | BYTE SEQUENCE | TO ENABLE PROTE | CTION | TO DISABLE PROTI | ECTION | |---------------|-----------------|--------------|------------------|--------| | | ADDRESS | ADDRESS DATA | | DATA | | 0 Write | 5555H | AAH | 5555H | AAH | | 1 Write | 2AAAH | 55H | 2AAAH | 55H | | 2 Write | 5555H | A0H | 5555H | 80H | | 3 Write | - | - | 5555H | AAH | | 4 Write | - | - | 2AAAH | 55H | | 5 Write | - | - | 5555H | 20H | ## **Software Data Protection Acquisition Flow** Notes for software program code: Data Format: DQ7–DQ0 (Hex) Address Format: A14–A0 (Hex) ## **Command Codes for Software Chip Erase** | BYTE SEQUENCE | ADDRESS | DATA | |---------------|---------|------| | 0 Write | 5555H | AAH | | 1 Write | 2AAAH | 55H | | 2 Write | 5555H | 80H | | 3 Write | 5555H | AAH | | 4 Write | 2AAAH | 55H | | 5 Write | 5555H | 10H | ## **Software Chip Erase Acquisition Flow** Notes for software chip erase: Data Format: DQ7–DQ0 (Hex) Address Format: A14–A0 (Hex) ### **Command Codes for Product Identification and Boot Block Lockout Detection** | BYTE<br>SEQUENCE | ALTERNATE PRODUCT (7) IDENTIFICATION/BOOT BLOCK LOCKOUT DETECTION ENTRY | | SOFTWARE<br>IDENTIFICATION<br>LOCKOUT DETI | N/BOOT BLOCK | SOFTWARE PRODUCT IDENTIFICATION/BOOT BLOCK LOCKOUT DETECTION EXIT | | | |------------------|-------------------------------------------------------------------------|-------|--------------------------------------------|--------------|-------------------------------------------------------------------|-------|--| | | ADDRESS | DATA | ADDRESS | DATA | ADDRESS | DATA | | | 0 Write | 5555 | AA | 5555H | AAH | 5555H | AAH | | | 1 Write | 2AAA | 55 | 2AAAH | 55H | 2AAAH | 55H | | | 2 Write | 5555 | 90 | 5555H | 80H | 5555H | F0H | | | 3 Write | - | = | 5555H | AAH | = | - | | | 4 Write | - | = | 2AAAH | 55H | = | - | | | 5 Write | - | - | 5555H | 60H | - | - | | | | Pause | 10 μS | Pause | 10 μS | Pause | 10 μS | | ## Software Product Identification and Boot Block Lockout Detection Acquisition Flow Notes for software product identification/boot block lockout detection: - (1) Data Format: DQ7-DQ0 (Hex); Address Format: A14-A0 (Hex) - (2) A1-A18 = VIL; manufacture code is read for A0 = VIL; device code is read for A0 = VIH. - (3) The device does not remain in identification and boot block (address 0002 Hex/7FFF2 Hex respond to first 16K/last 16K) lockout detection mode if power down - (4), (5) If the output data is "FF Hex," the boot block programming lockout feature is activated; if the output data "FE Hex," the lockout feature is inactivated and the block can be programmed. - (6) The device returns to standard operation mode. - (7) This product supports both the JEDEC standard 3 bytes command code sequence and original 6 byte command code sequence. For new designs, Winbond recommends that the 3 bytes command code sequence be used. #### **Command Codes for Boot Block Lockout Enable** | BYTE SEQUENCE | BOOT BLOCK LOCK<br>ON FIRST 16K ADDR | | BOOT BLOCK LOCKOUT FEATURE SE<br>ON LAST 16K ADDRESS BOOT BLOC | | | |---------------|--------------------------------------|------|----------------------------------------------------------------|------|--| | | ADDRESS | DATA | ADDRESS | DATA | | | 0 Write | 5555H | AAH | 5555H | AAH | | | 1 Write | 2AAAH | 55H | 2AAAH | 55H | | | 2 Write | 5555H | 80H | 5555H | 80H | | | 3 Write | 5555H | AAH | 5555H | AAH | | | 4 Write | 2AAAH | 55H | 2AAAH | 55H | | | 5 Write | 5555H | 40H | 5555H | 40H | | | 6 Write | 00000H | 00H | 7FFFFH | FFH | | | | Pause 10 n | nS | Pause 10 r | mS | | ## **Boot Block Lockout Enable Acquisition Flow** Notes for boot block lockout enable: - 1. Data Format: DQ7-DQ0 (Hex) - 2. Address Format: A14–A0 (Hex) - 3. If you have any questions about this command sequence, please contact the local distributor or Winbond Electronics Corp. # **Data Polling Acquisition Flow** # **Data Toggle Acquisition Flow** ## **DC CHARACTERISTICS** ### **Absolute Maximum Ratings** | PARAMETER | RATING | UNIT | |------------------------------------------------------------|------------------|------| | Power Supply Voltage to Vss Potential | -0.5 to +7.0 | V | | Operating Temperature | 0 to +70 | °C | | Storage Temperature | -65 to +150 | °C | | D.C. Voltage on Any Pin to Ground Potential Except A9 | -0.5 to VDD +1.0 | ٧ | | Transient Voltage (<20 nS ) on Any Pin to Ground Potential | -1.0 to VDD +1.0 | V | | Voltage on A9 and OE Pin to Ground Potential | -0.5 to 12.5 | V | Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. ## **Operating Characteristics** (VDD = $5.0V \pm 10\%$ , Vss = 0V, Ta = 0 to $70^{\circ}$ C) | PARAMETER | SYM. | TEST CONDITIONS | | LIMITS | | UNIT | |----------------------------------|------------------|--------------------------------------------------------------------------------|------|--------|------|------| | | | | MIN. | TYP. | MAX. | | | Power Supply Current | Icc | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH},$ all DQs open | - | - | 50 | mA | | | | Address inputs = VIL/VIH, at f = 5 MHz | | | | | | Standby VDD Current (TTL input) | IsB1 | CE = VIH, all DQs open Other inputs = VIL/VIH | - | 2 | 3 | mA | | Standby VDD Current (CMOS input) | ISB2 | CE = V <sub>DD</sub> -0.3V, all DQs open | - | 20 | 100 | μА | | Input Leakage Current | ILI | VIN = Vss to VDD | - | - | 10 | μΑ | | Output Leakage Current | ILO | VIN = Vss to VDD | - | - | 10 | μΑ | | Input Low Voltage | VIL | - | - | - | 0.8 | V | | Input High Voltage | ViH | - | 2.0 | - | - | V | | Output Low Voltage | Vol | IoL = 2.0 mA | - | - | 0.45 | V | | Output High Voltage | Vo <sub>H1</sub> | IOH = -400 μA | 2.4 | - | - | V | | Output High Voltage<br>CMOS | Voh2 | IOH = -100 μA; VDD = 4.5V | 4.2 | - | - | V | ## **Power-up Timing** | PARAMETER | SYMBOL | TYPICAL | UNIT | |-----------------------------|------------|---------|------| | Power-up to Read Operation | TPU. READ | 100 | μS | | Power-up to Write Operation | Tpu. WRITE | 10 | mS | ## **CAPACITANCE** (VDD = 5.0V, TA = $25^{\circ}$ C, f = 1 MHz) | PARAMETER | SYMBOL | CONDITIONS | MAX. | UNIT | |-----------------------|--------|------------|------|------| | DQ Pin Capacitance | CDQ | VDQ = 0V | 12 | pF | | Input Pin Capacitance | CIN | VIN = 0V | 6 | pF | ## **AC CHARACTERISTICS** ## **AC Test Conditions** $(V_{DD} = 5.0V \pm 10\% \text{ for } 90,120 \text{ nS})$ | PARAMETER | CONDITIONS | |---------------------------|-------------------------------------| | Input Pulse Levels | 0V to 3V | | Input Rise/Fall Time | <5 nS | | Input/Output Timing Level | 1.5V/1.5V | | Output Load | 1 TTL Gate and CL = 100 pF for 90nS | | | CL = 30 pF for 70nS | ## **AC Test Load and Waveform** AC Characteristics, continued ## **Read Cycle Timing Parameters** (VDD = $5.0V \pm 10\%$ Vss = 0V, Ta = 0 to $70^{\circ}$ C) | PARAMETER | SYM. | W29C040-70B | | W29C040-90B | | UNIT | |---------------------------------|------|-------------|------|-------------|------|------| | | | MIN. | MAX. | MIN. | MAX. | | | Read Cycle Time | TRC | 70 | - | 90 | - | nS | | Chip Enable Access Time | TCE | - | 70 | - | 90 | nS | | Address Access Time | TAA | - | 70 | - | 90 | nS | | Output Enable Access Time | TOE | - | 35 | - | 40 | nS | | CE High to High-Z Output | Тснz | 1 | 20 | - | 25 | nS | | OE High to High-Z Output | Тонz | - | 20 | - | 25 | nS | | Output Hold from Address change | Тон | 0 | - | 0 | - | nS | ## **Byte/Page-write Cycle Timing Parameters** | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |---------------------------------|--------|------|------|------|------| | Write Cycle (erase and program) | Twc | 1 | - | 10 | mS | | Address Setup Time | Tas | 0 | - | - | nS | | Address Hold Time | Тан | 50 | - | - | nS | | WE and CE Setup Time | Tcs | 0 | - | - | nS | | WE and CE Hold Time | Тсн | 0 | - | - | nS | | OE High Setup Time | Toes | 0 | - | - | nS | | OE High Hold Time | Тоен | 0 | - | - | nS | | CE Pulse Width | Тср | 70 | - | - | nS | | WE Pulse Width | Twp | 70 | - | - | nS | | WE High Width | TWPH | 100 | - | - | nS | | Data Setup Time | TDS | 50 | - | - | nS | | Data Hold Time | TDH | 0 | - | - | nS | | Byte Load Cycle Time | TBLC | - | - | 200 | μS | #### Notes: All AC timing signals observe the following guideline for determining setup and hold times: - (1) High level signal's reference level is $V_{IH}$ - (2) Low level signal's reference level is VIL AC Characteristics, continued # **DATA** Polling Characteristics (1) | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|--------|------|------|------|------| | Data Hold Time | TDH | 10 | - | - | nS | | OE Hold Time | Тоен | 10 | - | - | nS | | OE to Output Delay <sup>(2)</sup> | TOE | - | - | - | nS | | Write Recovery Time | Twr | 0 | - | - | nS | #### Notes: - (1) These parameters are characterized and not 100% tested. - (2) See Toe spec in A.C. Read Cycle Timing Parameters. # Toggle Bit Characteristics (1) | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|--------|------|------|------|------| | Data Hold Time | TDH | 10 | - | 1 | nS | | OE Hold Time | Тоен | 10 | - | - | nS | | OE to Output Delay <sup>(2)</sup> | TOE | - | - | - | nS | | OE High Pulse | Тоенр | 150 | - | - | nS | | Write Recovery Time | Twr | 0 | - | - | nS | #### Notes: - (1) These parameters are characterized and not 100% tested. - (2) See ToE spec in A.C. Read Cycle Timing Parameters. ### **TIMING WAVEFORMS** ## **Read Cycle Timing Diagram** # **WE** Controlled Write Cycle Timing Diagram # **CE** Controlled Write Cycle Timing Diagram # Page Write Cycle Timing Diagram # **DATA** Polling Timing Diagram ## **Toggle Bit Timing Diagram** # Page Write Timing Diagram Software Data Protection Mode ## **Reset Software Data Protection Timing Diagram** ## 5 Volt-only Software Chip Erase Timing Diagram ## **ORDERING INFORMATION** | PART NO. | ACCESS<br>TIME<br>(nS) | POWER<br>SUPPLY CURRENT<br>MAX. (mA) | STANDBY<br>VDD CURRENT<br>MAX. (μΑ) | PACKAGE | CYCLING | |--------------|------------------------|--------------------------------------|-------------------------------------|---------------|---------| | W29C040-90B | 90 | 50 | 100 | 600 mil DIP | 10K | | W29C040T-70B | 70 | 50 | 100 | Type one TSOP | 10K | | W29C040T-90B | 90 | 50 | 100 | Type one TSOP | 10K | | W29C040P-70B | 70 | 50 | 100 | 32-pin PLCC | 10K | | W29C040P-90B | 90 | 50 | 100 | 32-pin PLCC | 10K | #### Notes: <sup>1.</sup> Winbond reserves the right to make changes to its products without prior notice. <sup>2.</sup> Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure. ### **PACKAGE DIMENSIONS** ### 32-pin P-DIP ### 32-pin PLCC Package Dimensions, continued ## 32-pin TSOP ## **VERSION HISTORY** | VERSION | DATE | PAGE | DESCRIPTION | | | |---------|-----------------------|--------------|----------------------------------------------------|--|--| | A2 | Nov. 1997 | 4, 8 | Correct the address from 3FFF2 to 7FFF2 | | | | | 9 | | Correct the boot block from 8K to 16K | | | | | | 15 | Modify page write cycle timing diagram waveform | | | | | | 1, 18 | Delete cycling 100K item | | | | | | 6 | Add. pause 10 mS | | | | | | 7 | Add. pause 50 mS | | | | | | 8 | Correct the time from 10 mS to 10 µS | | | | A3 | June 1998 | 4 | Correct power-on delay from 5 mS to 10 mS | | | | | | 11 | Correct TPU.WRITE (Typ.) from 5 mS to 10 mS | | | | A4 | Oct. 1998 | 20 | Correct 40-pin TSOP package drawing by 32-pin TSOP | | | | | | 9 | Correct the address from 3FFFF to 7FFFF | | | | A5 | A5 May 1999 1, 12, 18 | | Modify TACC: | | | | | | | 90/120/150 nS → 90/120 nS binning | | | | | | 1, 2, 18, 19 | Modify package: | | | | | | | PDIP/SOP/PLCC/TSOP → PLCC/TSOP | | | | A6 | August 2000 | 1,11,12,18 | Modify TACC: | | | | | | | 90/120nS → 70/ 90 nS binning | | | | | | 12 | Change Byte Load Cycle Time from 150 μS to 200 μS | | | | | | 1, 18 | Delete Endurance 1K cycles | | | | | | 1 | Typo correction | | | | | | 11 | Modify Output Load parameter | | | | | | 1,2 19,20 | Add DIP package | | | | | | 10 | Add toggle and polling Acquisition Flow | | | | | | 6,7 | Correct the Acquisition Flow Wait time | | | **Headquarters** No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5792766 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006 **Taipei Office** 11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502 Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd; Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 **Winbond Electronics North America Corp.** Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Note: All data and specifications are subject to change withou t notice. Publication Release Date: August 2000 Revision A6 This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.